The thickness effect of the TiN capping layer on the time dependent dielectric breakdown(TDDB) characteristic of ultra-thin EOT high-k metal gate NMOSFET is investigated in this paper.Based on experimental results,it is found that the device with a thicker TiN layer has a more promising reliability characteristic than that with a thinner TiN layer.From the charge pumping measurement and secondary ion mass spectroscopy(SIMS) analysis,it is indicated that the sample with the thicker TiN layer introduces more Cl passivation at the IL/Si interface and exhibits a lower interface trap density.In addition,the influences of interface and bulk trap density ratio Nit/Not are studied by TDDB simulations through combining percolation theory and the kinetic Monte Carlo(kMC) method.The lifetime reduction and Weibull slope lowering are explained by interface trap effects for TiN capping layers with different thicknesses.
High-k metal gate stacks are being used to suppress the gate leakage due to tunneling for sub-45 nm technology nodes.The reliability of thin dielectric films becomes a limitation to device manufacturing,especially to the breakdown characteristic.In this work,a breakdown simulator based on a percolation model and the kinetic Monte Carlo method is set up,and the intrinsic relation between time to breakdown and trap generation rate R is studied by TDDB simulation.It is found that all degradation factors,such as trap generation rate time exponent m,Weibull slope β and percolation factor s,each could be expressed as a function of trap density time exponent α.Based on the percolation relation and power law lifetime projection,a temperature related trap generation model is proposed.The validity of this model is confirmed by comparing with experiment results.For other device and material conditions,the percolation relation provides a new way to study the relationship between trap generation and lifetime projection.
A new method is proposed to extract the energy distribution of negative charges, which results from electron trapping by traps in the gate stack of n MOSFET during positive bias temperature instability(PBTI) stress based on the recovery measurement. In our case, the extracted energy distribution of negative charges shows an obvious dependence on energy,and the energy level of the largest energy density of negative charges is 0.01 eV above the conduction band of silicon. The charge energy distribution below that energy level shows strong dependence on the stress voltage.
The positive bias temperature instability(PBTI) degradations of high-k/metal gate(HK/MG) n MOSFETs with thin TiN capping layers(1.4 nm and 2.4 nm) are systemically investigated. In this paper, the trap energy distribution in gate stack during PBTI stress is extracted by using ramped recovery stress, and the temperature dependences of PBTI(90℃,125℃, 160℃) are studied and activation energy(Ea) values(0.13 eV and 0.15 eV) are extracted. Although the equivalent oxide thickness(EOT) values of two TiN thickness values are almost similar(0.85 nm and 0.87 nm), the 2.4-nm TiN one(thicker Ti N capping layer) shows better PBTI reliability(13.41% at 0.9 V, 90℃, 1000 s). This is due to the better interfacial layer/high-k(IL/HK) interface, and HK bulk states exhibited through extracting activation energy and trap energy distribution in the high-k layer.
We evaluated the TiN/TaN/TiA1 triple-layer to modulate the effective work function (EWF) of a metal gate stack for the n-type metal-oxide-semiconductor (NMOS) devices application by varying the TiN/TaN thickness. In this paper, the effective work function of EWF ranges from 4.22 to 4.56 eV with different thicknesses of TiN and TaN. The thinner TiN and/or thinner in situ TaN capping, the closer to conduction band of silicon the EWF is, which is appropriate for 2-D planar NMOS. Mid-gap work function behavior is observed with thicker TiN, thicker in situ TaN capping, indicating a strong potential candidate of metal gate material for replacement gate processed three-dimensional devices such as FIN shaped field effect transistors. The physical understandings of the sensitivity of EWF to TiN and TaN thickness are proposed. The thicker TiN prevents the A1 diffusion then induces the EWF to shift to mid-gap. However, the TaN plays a different role in effective work function tuning from TiN, due to the Ta-O dipoles formed at the interface between the metal gate and the high-k layer.
Gd-doped HfO2 has drawn worldwide interest for its interesting features. It is considered to be a suitable material for N-type metal-oxide-semiconductor (MOS) devices due to a negative flatband voltage (Vfb) shift caused by the Gd doping. In this work, an anomalous positive shift was observed when Gd was doped into HfO2. The cause for such a phenomenon was systematically investigated by distinguishing the effects of different factors, such as Fermi level pinning (FLP), a dipole at the dielectric/SiO2 interface, fixed interracial charge, and bulk charge, on Vfb. It was found that the FLP and interfacial dipole could make Vfb negatively shifted, which is in agreement with the conventional dipole theory. The increase in interfacial fixed charge resulting from Gd doping plays a major role in positive Vfb shift.
: We introduced a TaN/TiAl/top-TiN triple-layer to modulate the effective work function of a TiN-based metal gate stack by varying the TaN thickness and top-TiN technology process. The results show that a thinner TaN and PVD-process top-TiN capping provide smaller effective work function (EWF), and a thicker TaN and ALD-process top-TiN capping provides a larger EWF; here, the EWF shifts are from 4.25 to 4.56 eV. A physical understanding of the dependence of the EWF on the top-TiN technology process and TaN thickness is proposed. Compared with PVD-TiN room temperature process, the ALD-TiN 400 ℃ process provides more thermal budget. It would also promote more Al atoms to diffuse into the top-TiN rather than the bottom-TiN. Meanwhile, the thicker TaN prevents the Al atoms diffusing into the bottom-TiN. These facts induce the EWF to increase.
Positive bias temperature instability(PBTI) characteristics and degradation mechanisms of NMOSFET with high-k/metal gate last process have been systematically investigated. The time evolution of threshold voltage shift during PBTI stress still follows a power law. However, the exponent n decreases from 0.26 to 0.16 linearly as the gate stress voltage increases from 0.6 to 1.2 V. There is no interface state generation during stress because of the negligible sub-threshold swing change. Moreover, the activation energy is 0.1 e V, which implies that electrons directly tunnel into high-k bulk and are trapped by pre-existing traps resulting into PBTI degradation. During recovery the threshold voltage shift is linear in lgt, and a mathematical model is proposed to express threshold voltage shift.
It is important to find a way to modulate the work function of TiN metal gate towards the valence band edge of Si,which can meet the lower threshold voltage requirement of p-type metal-oxide-semiconductor(MOS) transistor.In this work,effects of TiN thickness,post-deposition annealing(PDA),oxygen incorporation and N concentration variation on the work function of TiN metal gate in MOS structures are systematically investigated. It can be found that the work function positively shifts at the initial stage as the thickness of the TiN layer increases and stabilizes at such a thickness.PDA at N_2 ambience with a trace of O_2 can also cause a positive shift in the work function of TiN metal gate.The same tendency can be observed when oxygen is incorporated into TiN.Finally, increasing the N concentration in TiN can also positively shift the work function.All these measures are effective in modulating the TiN metal gate so that it is more suitable for PMOS application.
Abstract: The effects of low temperature annealing, such as post high-k dielectric deposition annealing (PDA), post metal annealing (PMA) and forming gas annealing (FGA) on the electrical characteristics of a metal-oxidesemiconductor (MOS) capacitor with a TiN metal gate and a Hf02 dielectric are systematically investigated. It can be found that the low temperature annealing can improve the capacitance-voltage hysteresis performance signifi- cantly at the cost of increasing gate leakage current. Moreover, FGA could effectively decrease the interfacial state density and oxygen vacancy density, and PDA could make the flat band positively shift which is suitable for P-type MOSs. Key words: ALD Hf02; TiN; low temperature annealing; hysteresis